# 8289 BUS ARBITER - Provides Multi-Master System Bus Protocol - Synchronizes IAPX 86, 88 Processors with Multi-Master Bus - Provides Simple Interface with 8288 Bus Controller - Four Operating Modes for Flexible System Configuration - Compatible with Intel Bus Standard MULTIBUS™ - Provides System Bus Arbitration for 8089 IOP in Remote Mode The Intel 8289 Bus Arbiter is a 20-pin, 5-volt-only bipolar component for use with medium to large iAPX 86, 88 multi-master/multiprocessing systems. The 8289 provides system bus arbitration for systems with multiple bus masters, such as an 8086 CPU with 8089 IOP in its REMOTE mode, while providing bipolar buffering and drive capability. Figure 1. Block Diagram Figure 2. Pin Diagram Figure 3. Functional Pinout Table 1. Pin Description | Symbol | Туре | Name and Function | |-------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Vcc | | Power: +5V supply ±10%. | | GND | | Ground. | | \$0,\$1,\$2 | ı | Status Input Pins: The status input pins from an 8086, 8088 or 8089 processor. The 8289 decodes these pins to initiate bus request and surrender actions. (See Table 2.) | | CLK | ı | Clock: From the 8284 clock chip and serves to establish when bus arbiter actions are initiated. | | LOCK | 1 | Lock: A processor generated signal which when activated (low) prevents the arbiter from surrendering the multi-master system bus to any other bus artiter, regardless of its priority. | | CROLCK | l | Common Request Lock: An active low signal which prevents the arbiter from surrendering the multi-master system bus to any other bus arbiter requesting the bus through the CBRQ input pin. | | RESB | | Resident Bus: A strapping option to configure the arbiter to operate in systems having both a multi-master system bus and a Resident Bus. Strapped high, the multi-master system bus is requested or surrendered as a function of the SYSB/RESB input pin. Strapped low, the SYSB/RESB input is ignored. | | ANYRQST | | Any Request: A strapping option which permits the multi-master system bus to be surrendered to a lower priority arbiter as if it were an arbiter of higher priority (i.e., when a lower priority arbiter requests the use of the multi-master system bus, the bus is surrendered as soon as it is possible). When ANYRQST is strapped low, the bus is surrendered according to Table 2. If ANYRQST is strapped in Table 2. If ANYRQST is strapped high and CBRQ is activated, the bus is surrendered at the end of the present bus cycle. Strapping CBRQ low and ANYRQST high forces the 8289 arbiter to surrender the multi-master system bus after each transfer cycle. Note that when surrender occurs BREQ is driven false (high). | | IOB | | IO Bus: A strapping option which configures the 8289 Arbiter to operate in systems having both an IO Bus (Peripheral Bus) and a multi-master system bus. The arbiter requests and surrenders the use of the multi-master system bus as a function of the status line, \$\frac{52}{2}\$. The multi-master system bus is permitted to be surrendered while the processor is performing IO commands and is requested whenever the processor performs a memory command. Interrupt cycles are assumed as coming from the peripheral bus and are treated as an IO command. | | Symbol | Туре | Name and Function | |---------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ĀĒN | 0 | Address Enable: The output of the 8289 Arbiter to the processor's address latches, to the 8288 Bus Controller and 8284A Clock Generator. AEN serves to instruct the Bus Controller and address latches when to tri-state their output drivers. | | SYSB/<br>RESB | | System Bus/Resident Bus: An input signal when the arbiter is configured in the S.R. Mode (RESB is strapped high) which determines when the multi-master system bus is requested and multi-master system bus surrendering is permitted. The signal is intended to originate from a form of address-mapping circuitry, as a decoder or PROM attached to the resident address bus. Signal transitions and glitches are permitted on this pin from $\phi$ 1 of T4 to $\phi$ 1 of T2 of the processor cycle. During the period from $\phi$ 1 of T2 to $\phi$ 1 of T4, only clean transitions are permitted on this pin (no glitches). If a glitch occurs, the arbiter may capture or miss it, and the multi-master system bus may be requested or surrendered, depending upon the state of the glitch. The arbiter requests the multi-master system bus in the S.R. Mode when the state of the SYSB/RESB pin is high and permits the bus to be surrendered when this pin is low. | | CBRQ | 1/0 | Common Bus Request: An input signal which instructs the arbiter if there are any other arbiters of lower priority requesting the use of the multi-master system bus. The CBRQ pins (open-collector output) of all the 8289 Bus Arbiters which surrender to the multi-master system bus upon request are connected together. The Bus Arbiter running the current transfer cycle will not itself pull the CBRQ line low. Any other arbiter connected to the CBRQ line can request the multi-master system bus. The arbiter presently running the current transfer cycle drops its BREQ signal and surrenders the bus whenever the proper surrender conditions exist. Strapping CBRQ low and ANYRQST high allows the multi-master system bus to be surrendered after each transfer cycle. See the pin definition of ANYRQST. | | INIT | 1 | Initialize: An active low multi-master system bus input signal used to reset all the bus arbiters on the multi-master system bus. After initialization, no arbiters have the use of the multi-master system bus. | 7-111 AFN-00839C Table 1. Pin Descriptions (Continued) | Symbol | Туре | Name and Function | |--------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BCLK | ı | <b>Bus Clock:</b> The multi-master system bus clock to which all multi-master system bus interface signals are synchronized. | | BREQ | 0 | Bus Request: An active low output signal in the parallel Priority Resolving Scheme which the arbiter activates to request the use of the multi-master system bus. | | BPRN | 1 | Bus Priority In: The active low signal returned to the arbiter to instruct it that it may acquire the multi-master system bus on the next falling edge of BCLK. BPRN indicates to the arbiter that it is the highest priority requesting arbiter presently on the bus. The loss of BPRN instructs the arbiter that it has lost priority to a higher priority arbiter. | | Symbol | Туре | Name and Function | | | | | |--------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | BPRÖ | 0 | Bus Priority Out: An active low output signal used in the serial priority resolving scheme where BPRO is daisy-chained to BPRN of the next lower priority arbiter. | | | | | | BUSY | 1/0 | Busy: An active low open collector multi-master system bus interface signal used to instruct all the arbiters on the bus when the multi-master system bus is available. When the multi-master system bus is available the highest requesting arbiter (determined by BPRN) seizes the bus and pulls BUSY low to keep other arbiters off of the bus. When the arbiter is done with the bus, it releases the BUSY signal, permitting it to go high and thereby allowing another arbiter to acquire the multi-master system bus. | | | | | # **FUNCTIONAL DESCRIPTION** The 8289 Bus Arbiter operates in conjunction with the 8288 Bus Controller to interface iAPX 86, 88 processors to a multi-master system bus (both the iAPX 86 and iAPX 88 are configured in their max mode). The processor is unaware of the arbiter's existence and issues commands as though it has exclusive use of the system bus. If the processor does not have the use of the multi-master system bus, the arbiter prevents the Bus Controller (8288), the data transceivers and the address latches from accessing the system bus (e.g. all bus driver outputs are forced into the high impedance state). Since the command sequence was not issued by the 8288, the system bus will appear as "Not Ready" and the processor will enter wait states. The processor will remain in Wait until the Bus Arbiter acquires the use of the multi-master system bus whereupon the arbiter will allow the bus controller, the data transceivers, and the address latches to access the system. Typically, once the command has been issued and a data transfer has taken place, a transfer acknowledge (XACK) is returned to the processor to indicate "READY" from the accessed slave device. The processor then completes its transfer cycle. Thus the arbiter serves to multiplex a processor (or bus master) onto a multi-master system bus and avoid contention problems between bus masters. ### **Arbitration Between Bus Masters** In general, higher priority masters obtain the bus when a lower priority master completes its present transfer cycle. Lower priority bus masters obtain the bus when a higher priority master is not accessing the system bus. A strapping option (ANYRQST) is provided to allow the arbiter to surrender the bus to a lower priority master as though it were a master of higher priority. If there are no other bus masters requesting the bus, the arbiter maintains the bus so long as its processor has not entered the HALT State. The arbiter will not voluntarily surrender the system bus and has to be forced off by another master's bus request, the HALT State being the only exception. Additional strapping options permit other modes of operation wherein the multi-master system bus is surrendered or requested under different sets of conditions. # **Priority Resolving Techniques** Since there can be many bus masters on a multi-master system bus, some means of resolving priority between bus masters simultaneously requesting the bus must be provided. The 8289 Bus Arbiter provides several resolving techniques. All the techniques are based on a priority concept that at a given time one bus master will have priority above all the rest. There are provisions for using parallel priority resolving techniques, serial priority resolving techniques, and rotating priority techniques. #### PARALLEL PRIORITY RESOLVING The parallel priority resolving technique uses a separate bus request line (BREQ) for each arbiter on the multimaster system bus, see Figure 4. Each BREQ line enters into a priority encoder which generates the binary address of the highest priority BREQ line which is active. The binary address is decoded by a decoder to select the corresponding BPRN (Bus Priority In) line to be returned to the highest priority requesting arbiter. The arbiter receiving priority (BPRN true) then allows its associated bus master onto the multi-master system bus as soon as it becomes available (i.e., the bus is no longer busy). When one bus arbiter gains priority over another arbiter it cannot immediately seize the bus, it must wait until the present bus transaction is complete. 7-112 AFN-00839C Upon completing its transaction the present bus occupant recognizes that it no longer has priority and surrenders the bus by releasing BUSY. BUSY is an active low "OR" tied signal line which goes to every bus arbiter on the system bus. When BUSY goes inactive (high), the arbiter which presently has bus priority (BPRN true) then seizes the bus and pulls BUSY low to keep other arbiters off of the bus. See waveform timing diagram, Figure 5. Note that all multi-master system bus transactions are synchronized to the bus clock (BCLK). This allows the parallel priority resolving circuitry or any other priority resolving scheme employed to settle. Figure 4. Parallel Priority Resolving Technique Figure 5. Higher Priority Arbiter obtaining the Bus from a Lower Priority Arbiter #### **SERIAL PRIORITY RESOLVING** The serial priority resolving technique eliminates the need for the priority encoder-decoder arrangement by daisy-chaining the bus arbiters together, connecting the higher priority bus arbiter's BPRO (Bus Priority Out) output to the BPRN of the next lower priority. See Figure 6. Figure 6. Serial Priority Resolving #### **ROTATING PRIORITY RESOLVING** The rotating priority resolving technique is similar to that of the parallel priority resolving technique except that priority is dynamically re-assigned. The priority encoder is replaced by a more complex circuit which rotates priority between requesting arbiters thus allowing each arbiter an equal chance to use the multi-master system bus, over time. # Which Priority Resolving Technique To Use There are advantages and disadvantages for each of the techniques described above. The rotating priority resolving technique requires substantial external logic to implement while the serial technique uses no external logic but can accommodate only a limited number of bus arbiters before the daisy-chain propagation delay exceeds the multi-master's system bus clock ( $\overline{BCLK}$ ). The parallel priority resolving technique is in general a good compromise between the other two techniques. It allows for many arbiters to be present on the bus while not requiring too much logic to implement. # 8289 MODES OF OPERATION There are two types of processors in the iAPX 86 family. An Input/Output processor (the 8089 IOP) and the iAPX 86/10, 88/10 CPUs. Consequently, there are two basic operating modes in the 8289 bus arbiter. One, the IOB (I/O Peripheral Bus) mode, permits the processor access to both an I/O Peripheral Bus and a multi-master system bus. The second, the RESB (Resident Bus mode), permits the processor to communicate over both a Resident Bus and a multi-master system bus. An I/O Peripheral Bus is a bus where all devices on that bus, including memory, are treated as I/O devices and are addressed by I/O commands. All memory commands are directed to another bus, the multi-master system bus. A Resident Bus can issue both memory and I/O commands, but it is a distinct and separate bus from the multi-master system bus. The distinction is that the Resident Bus has only one master. providing full availability and being dedicated to that one master. The IOB strapping option configures the 8289 Bus Arbiter into the IOB mode and the strapping option RESB configures it into the RESB mode. It might be noted at this point that if both strapping options are strapped false, the arbiter interfaces the processor to a multimaster system bus only (see Figure 7). With both options strapped true, the arbiter interfaces the processor to a multi-master system bus, a Resident Bus, and an I/O Bus. In the $\overline{\text{IOB}}$ mode, the processor communicates and controls a host of peripherals over the Peripheral Bus. When the I/O Processor needs to communicate with system memory, it does so over the system memory bus. Figure 8 shows a possible I/O Processor system configuration. The iAPX 86 and iAPX 88 processors can communicate with a Resident Bus and a multi-master system bus. Two bus controllers and only one Bus Arbiter would be needed in such a configuration as shown in Figure 9. In such a system configuration the processor would have access to memory and peripherals of both busses. Memory mapping techniques are applied to select which bus is to be accessed. The SYSB/RESB input on the arbiter serves to instruct the arbiter as to whether or not the system bus is to be accessed. The signal connected to SYSB/RESB also enables or disables commands from one of the bus controllers. A summary of the modes that the 8289 has, along with its response to its status lines inputs, is summarized in Table 2. 7-114 AFN-00839C <sup>\*</sup>In some system configurations it is possible for a non-I/O Processor to have access to more than one Multi-Master System Bus, see 8289 Application Note. Table 2. Summary of 8289 Modes, Requesting and Relinquishing the Multi-Master System Bus | _ | Status Lines From<br>8086 or 8088 or 8089 | | | IOB Mode<br>Only | RESB (Mode) Only IOB = High RESB = High IOB = Low RESB = High | | - ) | | Single Bus Mode IOB = High RESB = Low | |----------|-------------------------------------------|-----------|----|------------------|---------------------------------------------------------------|----------------------|------------------|-----------------|---------------------------------------| | | <u>52</u> | <u>51</u> | Sō | ĪŌB = Low | SYSB/RESB = | High SYSB/RESB = Low | SYSB/RESB = High | SYSB/RESB = Low | | | | 0 | 0 | 0 | × | | x | × | × | ŀ | | 1/0 | 0 | D | 1 | × | \ | x | × | x | } | | COMMANDS | 0 | 1 | 0 | × | ŀ | x | × | × | | | HALT | 0 | 1 | 1 | × | х | x | × | x | x | | | 1 | 0 | 0 | | | x | | x | | | MEM | . 1 | 0 | 1 | • | | × | | x | 1 | | COMMANDS | 1 | 1 | 0 | | | x | | x | | | IDLE | 1 | 1 | 1 | × | × | x | × | × | × | #### NOTES: <sup>2. =</sup> Multi-Master System Bus is Requested. | | Pin | Multi-Master System Bus | | | | |---------------------------------|---------------------------|-------------------------------------------------|------------------------------------------------------------------------------------|--|--| | Mode | Strapping | Requested** | Surrendered* HLT + TI • CBRQ + HPBRQ <sup>†</sup> | | | | Single Bus<br>Multi-Master Mode | IOB = High<br>RESB = Low | Whenever the processor's status lines go active | | | | | RESB Mode Only | IOB = High<br>RESB = High | SYSB/RESB = High • ACTIVE STATUS | (SYSB/RESB = Low + TI) •<br>CBRQ + HLT + HPBRQ | | | | IOB Mode Only | IOB = Low<br>RESB = Low | Memory Commands | (I/O Status + TI) • CBRQ +<br>HLT + HPBRQ | | | | IOB Mode RESB Mode | IOB = Low<br>RESB = High | (Memory Command) •<br>(SYSB/RESB = High) | ((I/O Status Commands) +<br>SYSB/RESB = LOW)) • CBRO<br>+ HPBRQ <sup>†</sup> + HLT | | | 7-115 AFN-00839C <sup>1.</sup> X = Multi-Master System Bus is allowed to be Surrendered. <sup>\*\*</sup>LOCK prevents surrender of Eus to any other arbiter, CRQLCK prevents surrender of Bus to any lower priority arbiter. \*\*Except for HALT and Passive or IDLE Status. <sup>&</sup>lt;sup>†</sup>HPBRQ, Higher priority Bus request or BPRN = 1. <sup>1.</sup> IOB Active Low. <sup>2.</sup> RESB Active High. <sup>2.</sup> His read as "OR" and • as "AND." 4. TI = Processor Idle Status \$\overline{\overline{52}}, \overline{\overline{51}}, \overline{\overline{50}} = 111 5. HLT = Processor Halt Status \$\overline{52}, \overline{51}, \overline{50} = 011 Figure 7. Typical Medium Complexity CPU System Figure 8. Typical Medium Complexity IOB System Figure 9. 8289 Bus Arbiter Shown in System-Resident Bus Configuration # **ABSOLUTE MAXIMUM RATINGS\*** | Temperature Under Bias | 0°C to 70°C | |--------------------------------|-----------------| | Storage Temperature | -65°C to +150°C | | All Output and Supply Voltages | 0.5V to + 7V | | All Input Voltages | 1.0V to + 5.5V | | Power Dissipation | 1.5 Watt | \*NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # **D.C. CHARACTERISTICS** ( $T_A = 0$ °C to 70°C, $V_{CC} = +5V \pm 10$ %) | Symbol | Parameter | Min. | Max. | Units | Test Condition | |-----------------|----------------------------------------------|----------------|----------------------|-------|-------------------------------------------------------------------------------| | Vc | Input Clamp Voltage | | - 1.0 | ٧ | $V_{CC} = 4.50V$ , $I_{C} = -5$ mA | | 1 <sub>F</sub> | Input Forward Current | | - 0.5 | mA | $V_{CC} = 5.50V, V_F = 0.45V$ | | I <sub>R</sub> | Reverse Input Leakage Current | | 60 | μΑ | $V_{CC} = 5.50, V_{R} = 5.50$ | | V <sub>OL</sub> | Output Low Voltage BUSY, CBRQ AEN BPRO, BREQ | | 0.45<br>0.45<br>0.45 | >>> | l <sub>OL</sub> = 20 mA<br>l <sub>OL</sub> = 16 mA<br>l <sub>OL</sub> = 10 mA | | V <sub>OH</sub> | Output High Voltage<br>BUSY, CBRQ | Open Collector | | | | | <u> </u> | All Other Outputs | 2.4 | | V | I <sub>OH</sub> = 400 μA | | loc | Power Supply Current | | 165 | mA | | | V <sub>IL</sub> | Input Low Voltage | | .8 | ٧ | | | VIH | Input High Voltage | 2.0 | | V | | | Cin Status | Input Capacitance | | 25 | pF | | | Cin (Others) | Input Capacitance | | 12 | ρF | | # A.C. CHARACTERISTICS ( $V_{CC} = +5V \pm 10\%$ , $T_A = 0$ °C to 70°C) # TIMING REQUIREMENTS | Symbol | Parameter | Min. | Max. | Unit | Test Condition | |---------|----------------------------|---------------------|------------|------|-------------------| | TCLCL | CLK Cycle Period | 125 | | ns | | | TCLCH . | CLK Low Time | 65 | | ns | | | TCHCL | CLK High Time | 35 | | ns | | | TSVCH | Status Active Setup | 65 | TCLCL-10 | ns | | | TSHCL | Status Inactive Setup | 50 | TCLCL-10 | ns | | | THVCH | Status Active Hold | 10 | | ns | | | THVCL | Status Inactive Hold | 10 | | ns | | | TBYSBL | BUSY∱↓Setup to BCLK↓ | 20 | | ns | | | TCBSBL | CBRQ↑↓Setup to BCLK↓ | 20 | | ns | | | TBLBL | BCLK Cycle Time | 100 | | ns | | | TBHCL | BCLK High Time | 30 | .65[TBLBL] | ns | | | TCLLL1 | LOCK Inactive Hold | 10 | | ns | | | TCLLL2 | LOCK Active Setup | 40 | | ns | | | TPNBL | BPRN↓↑to BCLK Setup Time | 15 | | ns | | | TCLSR1 | SYSB/RESB Setup | 0 | | ns | | | TCLSR2 | SYSB/RESB Hold | 20 | | ns | | | TIVIH | Initialization Pulse Width | 3 TBLBL+<br>3 TCLCL | | ns | | | TILIH | Input Rise Time | | 20 | ns | From 0.8 to 2.0V | | TIHIL | Input Fall Time | | 12 | ns | From 2.0V to 0.8V | # A.C. CHARACTERISTICS (Continued) # **TIMING RESPONSES** | Symbol | Parameter | Min. | Max. | Unit | Test Condition | |--------|--------------------------------------|------|------|------|-------------------| | TBLBRL | BCLK to BREQ Delay↓↑ | | 35 | ns | | | TBLPOH | BCLK to BPRO↓↑ (See Note 1) | | 40 | ns | | | TPNPO | BPRN↓↑to BPRO↓↑Delay<br>(See Note 1) | | 25 | ns | ÷ | | TBLBYL | BCLK to BUSY Low | | 60 | ns | | | TBLBYH | BCLK to BUSY Float (See Note 2) | | 35 | ns | | | TCLAEH | CLK to AEN High | | 65 | ns | | | TBLAEL | BCLK to AEN Low | | 40 | ns | | | TBLCBL | BCLK to CBRQ Low | | 60 | ns | | | TRLCRH | BCLK to CBRQ Float (See Note 2) | | 35 | ns | | | TOLOH | Output Rise Time | | 20 | ns | From 0.8V to 2.0V | | TOHOL | Output Fall Time | | 12 | ns | From 2.0V to 0.8V | <sup>↓↑</sup> Denotes that spec applies to both transitions of the signal. ## NOTES: - 1. BCLK generates the first BPRO wherein subsequent BPRO changes lower in the chain are generated through BPRON. - 2. Measured at .5V above GND. # A.C. TESTING INPUT, OUTPUT WAVEFORM # 2.4 1.5 TEST POINTS 1.5 A.C. TESTING: INPUTS ARE DRIVEN AT 2.4V FOR A LOGIC "1" AND 0.45V FOR A LOGIC "0." THE CLOCK IS DRIVEN AT 4.3V AND 0.25V TIMING MEASUREMENTS ARE MADE AT 1.5V FOR BOTH A LOGIC "1" AND "0." # **A.C. TESTING LOAD CIRCUIT** # **WAVEFORMS** # **ADDITIONAL NOTES:** The signals related to CLK are typical processor signals, and do not relate to the depicted sequence of events of the signals referenced to \$\overline{BCLK}\$. The signals shown related to the \$\overline{BCLK}\$ represent a hypothetical sequence of events for illustration. Assume 3 bus arbiters of priorities 1, 2 and 3 configured in serial priority resolving scheme as shown in Figure 6. Assume arbiter 1 has the bus and is holding busy low. Arbiter #2 detects its processor wants the bus and pulls low \$\overline{BRQ}\$. If \$\overline{BPRN#2}\$ is high (as shown), arbiter #2 will pull low \$\overline{BRQ}\$ line. \$\overline{CBRQ}\$ signals to the higher priority arbiter #1 that a lower priority arbiter wants the bus. [A higher priority arbiter would be granted \$\overline{BPRN}\$ when it makes the bus request rather than having to wait for another arbiter to release the bus through \$\overline{CBRQ}\$.\* Arbiter #1 will relinquish the multi-master system bus when it enters a state not requiring it (see Table 1), by lowering its \$\overline{BPRN#1}\$ (tied to \$\overline{BPRN#2}\$) and releasing \$\overline{BUSY}\$. Arbiter #2 now sees that it has priority from \$\overline{BPRN#2}\$ being low and releases \$\overline{CBRQ}\$. As soon as \$\overline{BUSY}\$ signifies the bus is available (high), arbiter #2 pulls \$\overline{BUSY}\$ low on next falling edge of \$\overline{BCLK}\$. Note that if arbiter #2 didn't want the bus at the time it received priority, it would pass priority to the next lower priority arbiter by lowering its \$\overline{BPRO}\$ #2 [TPNPQ]. 7-120 AFN-00839C <sup>\*\*</sup>Note that even a higher priority arbiter which is acquiring the bus through BPRN will momentarily drop CBRQ until it has acquired the bus.